![]() |
상세설명 | 제조사 |
Low-power inverting buffer/line driver
74AUP1G240
Low-power inverting buffer, line driver; 3-state
Rev. 01 6 November 2006 Product data sheet
1. General description
The 74AUP1G240 is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. Schmitt-trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 V to 3.6 V. This device ensures a very low static and dynamic power consumption across the ent
| ![]() NXP Semiconductors |